

## 650V SuperGaN<sup>®</sup> FET in TO-247 (source tab)

#### Description

The TP65H015G5WS 650V, 15 m $\Omega$  gallium nitride GaN FET is a normally-off device using Transphorm's Gen V platform. It combines a state-of-the-art high voltage GaN HEMT with a low voltage silicon MOSFET to offer superior reliability and performance.

The Gen V SuperGaN<sup>®</sup> platform uses advanced epi and patented design technologies to simplify manufacturability while improving efficiency over silicon via lower gate charge, output capacitance, crossover loss, and reverse recovery charge.

#### **Related Literature**

- AN0009: Recommended External Circuitry for GaN FETs
- AN0003: Printed Circuit Board Layout and Probing
- AN0010: Paralleling GaN FETs

#### **Ordering Information**

| Part Number  | Package       | Package<br>Configuration |
|--------------|---------------|--------------------------|
| TP65H015G5WS | 3 lead T0-247 | Source                   |



#### **Features**

- JEDEC qualified GaN technology
- Dynamic R<sub>DS(on)eff</sub> production tested
- Robust design, defined by
  - Intrinsic lifetime tests
  - Wide gate safety margin
  - Transient over-voltage capability
- Very low QRR
- Reduced crossover loss

#### **Benefits**

- Enables AC-DC bridgeless totem-pole PFC designs
  - Increased power density
  - Reduced system size and weight
  - Overall lower system cost
- Achieves increased efficiency in both hard- and softswitched circuits
- · Easy to drive with commonly-used gate drivers
- GSD pin layout improves high speed design

#### Applications

- Datacom
- Broad industrial
- PV inverter
- Servo motor

### **Key Specifications**

| V <sub>DSS</sub> (V)          | 650 |
|-------------------------------|-----|
| V <sub>(TR)DSS</sub> (V)      | 725 |
| $R_{DS(on)eff}(m\Omega)$ max* | 18  |
| Q <sub>RR</sub> (nC) typ      | 430 |
| Q <sub>G</sub> (nC) typ       | 74  |

 $^{\ast}$  Dynamic on-resistance; see Figures 18 and 19

## Absolute Maximum Ratings (Tc=25°C unless otherwise stated.)

| Symbol               | Paramo                                      | eter                                           | Limit Value | Unit |  |  |
|----------------------|---------------------------------------------|------------------------------------------------|-------------|------|--|--|
| V <sub>DSS</sub>     | Drain to source voltage (T <sub>J</sub> = - | 55°C to 150°C)                                 | 650         |      |  |  |
| V <sub>(TR)DSS</sub> | Transient drain to source volta             | age <sup>a</sup>                               | 725         | V    |  |  |
| V <sub>GSS</sub>     | Gate to source voltage                      |                                                | ±20         |      |  |  |
| PD                   | Maximum power dissipation @                 | Maximum power dissipation @Tc=25°C             |             | W    |  |  |
| I                    | Continuous drain current @Tc                | Continuous drain current @Tc=25°C <sup>b</sup> |             | А    |  |  |
| ID                   | Continuous drain current @Tc                | Continuous drain current @Tc=100°C b           |             | А    |  |  |
| I <sub>DM</sub>      | Pulsed drain current (pulse w               | Pulsed drain current (pulse width: 10µs)       |             | А    |  |  |
| Tc                   | Operating temperature                       | Case                                           | -55 to +150 | °C   |  |  |
| ۲J                   | Operating temperature                       | Junction                                       | -55 to +150 | °C   |  |  |
| Ts                   | Storage temperature                         | Storage temperature                            |             | °C   |  |  |
| TSOLD                | Soldering peak temperature °                |                                                | 260         | °C   |  |  |

Notes:

b. For increased stability at high current operation, see Circuit Implementation on page 3

c. For 10 sec., 1.6mm from the case

#### **Thermal Resistance**

| Symbol           | Parameter           | Typical | Unit |
|------------------|---------------------|---------|------|
| Rejc             | Junction-to-case    | 0.47    | °C/W |
| R <sub>ØJA</sub> | Junction-to-ambient | 40      | °C/W |

a. In off-state, spike duty cycle D<0.01, spike duration <1 $\mu$ s

### **Circuit Implementation**



For additional gate driver options/configurations, please see Application Note  $\underline{\text{ANOOO9}}$ 

Layout Recommendations Gate Loop:

- Gate Driver: SiLab Si823x/Si827x
- Keep gate loop compact
- Minimize coupling with power loop

Power loop: (For reference see page 13)

- Minimize power loop path inductance
- Minimize switching node coupling with high and low power plane
- Add DC bus snubber to reduce to voltage ringing
- Add Switching node snubber for high current operation

Simplified Half-bridge Schematic (See also on Figure 14)

Recommended gate drive: (0V, 12V) with R<sub>G</sub>=15 $\Omega$ 

| Gate Ferrite Bead (FB1)   | Required DC Link RC Snubber ( $RC_{DCL}$ ) <sup>a</sup> | Recommended Switching Node<br>RC Snubber (RC <sub>SN</sub> ) <sup>b,c</sup> |
|---------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------|
| 80-120 $\Omega$ at 100MHz | [10nF + 3.3 Ω] x 3                                      | Not necessary                                                               |

Notes:

a.  $\mathsf{RC}_{\mathsf{DCL}}$  should be placed as close as possible to the drain pin

b. RC<sub>SN</sub> is needed only if R<sub>G</sub> is smaller than recommendations or operational current exceeds 100C rated I<sub>DMAX</sub>

c. If required, please use (100 pF + 10 ohm) or parallel two or three of the same

### Electrical Parameters (T\_=25°C unless otherwise stated)

| Symbol               | Parameter                               | Min | Тур  | Max  | Unit | Test Conditions                                                                            |  |
|----------------------|-----------------------------------------|-----|------|------|------|--------------------------------------------------------------------------------------------|--|
| Forward              | Device Characteristics                  | 1   | 1    | 1    | I    |                                                                                            |  |
| V <sub>(BL)DSS</sub> | Drain-source voltage                    | 650 | -    | _    | V    | V <sub>GS</sub> =OV                                                                        |  |
| $V_{\text{GS(th)}}$  | Gate threshold voltage                  | 3.3 | 4    | 4.8  | V    | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> =2mA                                     |  |
| <b>D</b>             |                                         | _   | 15   | 18   |      | V <sub>GS</sub> =10V, I <sub>D</sub> =60A                                                  |  |
| $R_{DS(on)eff}$      | Drain-source on-resistance <sup>a</sup> | _   | 27   | _    | mΩ   | V <sub>GS</sub> =10V, I <sub>D</sub> =60A, T <sub>J</sub> =150°C                           |  |
| I                    | Drain to course lookage ourrent         | -   | 7    | 70   |      | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V                                                 |  |
| I <sub>DSS</sub>     | Drain-to-source leakage current         | -   | 50   | _    | μA   | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V, T <sub>J</sub> =150°C                          |  |
| I                    | Gate-to-source forward leakage current  | -   | -    | 400  |      | V <sub>GS</sub> =20V                                                                       |  |
| IGSS                 | Gate-to-source reverse leakage current  | _   | _    | -400 | nA   | V <sub>GS</sub> =-20V                                                                      |  |
| CISS                 | Input capacitance                       | -   | 5218 | _    |      |                                                                                            |  |
| Coss                 | Output capacitance                      | -   | 307  | _    | pF   | V <sub>GS</sub> =0V, V <sub>DS</sub> =400V, <i>f</i> =1MHz                                 |  |
| C <sub>RSS</sub>     | Reverse transfer capacitance            | -   | 4.5  | _    |      |                                                                                            |  |
| $C_{O(er)}$          | Output capacitance, energy related b    | -   | 476  | _    | ъĘ   | $V_{GS}$ =0V, $V_{DS}$ =0V to 400V                                                         |  |
| C <sub>O(tr)</sub>   | Output capacitance, time related °      | -   | 1026 | _    | pF   |                                                                                            |  |
| $Q_{G}$              | Total gate charge                       | -   | 74   | 100  |      |                                                                                            |  |
| $Q_{GS}$             | Gate-source charge                      | -   | 34   | _    | nC   | $V_{DS}$ =400V, $V_{GS}$ =0V to 10V,<br>I_D=60A                                            |  |
| $Q_{\text{GD}}$      | Gate-drain charge                       | -   | 21   | _    |      |                                                                                            |  |
| Qoss                 | Output charge                           | _   | 430  | _    | nC   | $V_{GS}$ =0V, $V_{DS}$ =0V to 400V                                                         |  |
| t <sub>D(on)</sub>   | Turn-on delay                           | _   | 87   | _    |      |                                                                                            |  |
| t <sub>R</sub>       | Rise time                               | _   | 18   | _    |      | $\label{eq:VDS} \begin{array}{ l l l l l l l l l l l l l l l l l l l$                      |  |
| t <sub>D(off)</sub>  | Turn-off delay                          | _   | 123  | _    | ns   |                                                                                            |  |
| t <sub>F</sub>       | Fall time                               | -   | 9.4  | _    |      |                                                                                            |  |
| E <sub>off</sub>     | Turn off Energy                         | -   | 200  | _    |      | V <sub>DS</sub> =400V, V <sub>GS</sub> =0V to 12V,                                         |  |
| Eon                  | Turn on Energy                          | _   | 663  | _    | μJ   | R <sub>G</sub> =15 $\Omega$ , I <sub>D</sub> =60A, Z <sub>FB</sub> =180 $\Omega$ at 100MHz |  |

Notes:

a. Dynamic on-resistance; see Figures 18 and 19 for test circuit and conditions b. Equivalent capacitance to give same stored energy as  $V_{DS}$  rises from 0V to 400V

c. Equivalent capacitance to give same charging time as  $V_{DS}$  rises from OV to 400V

## Electrical Parameters (T\_=25°C unless otherwise stated)

| Symbol                | Parameter                      | Min | Тур | Max  | Unit | Test Conditions                                               |  |
|-----------------------|--------------------------------|-----|-----|------|------|---------------------------------------------------------------|--|
| Reverse Dev           | Reverse Device Characteristics |     |     |      |      |                                                               |  |
| ls                    | Reverse current                | -   | -   | 60   | A    | V <sub>GS</sub> =OV, T <sub>C</sub> =100°C<br>≤15% duty cycle |  |
| V <sub>SD</sub>       | Reverse voltage <sup>a</sup>   | -   | 1.6 | -    | V    | V <sub>GS</sub> =0V, I <sub>S</sub> =60A                      |  |
|                       |                                | _   | 1.2 | _    |      | V <sub>GS</sub> =0V, I <sub>S</sub> =30A                      |  |
| t <sub>RR</sub>       | Reverse recovery time          | -   | 100 | _    | ns   | I <sub>S</sub> =60A, V <sub>DD</sub> =400V,<br>di/dt=1000A/μs |  |
| Q <sub>RR</sub>       | Reverse recovery charge        | -   | 430 | _    | nC   |                                                               |  |
| (di/dt) <sub>RM</sub> | Reverse diode di/dt b          | -   | -   | 3500 | A/µs | Circuit implementation and parameters on page 3               |  |

Notes:

a. Includes dynamic R<sub>DS(on)</sub> effect

b. Reverse conduction di/dt will not exceed this max value with recommended R<sub>G</sub>.

## Typical Characteristics (Tc=25°C unless otherwise stated)



Figure 1. Typical Output Characteristics T\_J=25  $^{\circ}$ C Parameter: V\_{GS}













### Typical Characteristics (Tc=25°C unless otherwise stated)





Figure 5. Typical Capacitance

V<sub>GS</sub>=0V, f=1MHz

Figure 6. Typical Coss Stored Energy







Figure 8. Typical Gate Charge I<sub>DS</sub>=60A, V<sub>DS</sub>=400V

## Typical Characteristics (Tc=25°C unless otherwise stated)



**Figure 9. Power Dissipation** 

Figure 10. Current Derating Pulse width  $\leq$  10µs, V<sub>GS</sub>  $\geq$  10V







Figure 12. Transient Thermal Resistance







Figure 13. Safe Operating Area Tc=25°C

Figure 14. Inductive Switching Loss T<sub>c</sub>=25 °C Rg=15 $\Omega$ , V<sub>DS</sub>=400V

### **Test Circuits and Waveforms**



Figure 14. Switching Time Test Circuit (see circuit implementation on page 3 for methods to ensure clean switching)



Figure 16. Diode Characteristics Test Circuit



Figure 18. Dynamic R<sub>DS(on)eff</sub> Test Circuit



Figure 15. Switching Time Waveform



Figure 17. Diode Recovery Waveform





### **Design Considerations**

The fast switching of GaN devices reduces current-voltage crossover losses and enables high frequency operation while simultaneously achieving high efficiency. However, taking full advantage of the fast switching characteristics of GaN switches requires adherence to specific PCB layout guidelines and probing techniques.

Before evaluating Transphorm GaN devices, see application note <u>Printed Circuit Board Layout and Probing for GaN Power</u> <u>Switches</u>. The table below provides some practical rules that should be followed during the evaluation.

#### When Evaluating Transphorm GaN Devices:

| DO                                                                                                          | DO NOT                                                             |
|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| Minimize circuit inductance by keeping traces short, both in the drive and power loop                       | Twist the pins of TO-220 or TO-247 to accommodate GDS board layout |
| Minimize lead length of TO-220 and TO-247 package when mounting to the PCB                                  | Use long traces in drive circuit, long lead length of the devices  |
| Use shortest sense loop for probing; attach the probe and its ground connection directly to the test points | Use differential mode probe or probe ground clip with long wire    |
| See AN0003: Printed Circuit Board Layout and Probing                                                        |                                                                    |

#### **GaN Design Resources**

The complete technical library of GaN design tools can be found at transphormusa.com/design:

- Evaluation kits
- Application notes
- Design guides
- Simulation models
- Technical papers and presentations

#### **Mechanical**

#### 3 Lead TO-247 Package





### Half-bridge Reference Schematic and PCB Layout

Half-bridge layout Sample (Top Layer)

Half-bridge layout Sample (Bottom Layer)



## **Revision History**

| Version | Date       | Change(s)                                                              |  |
|---------|------------|------------------------------------------------------------------------|--|
| 0.1     | 5/25/2020  | Preliminary Datasheet                                                  |  |
| 0.2     | 9/24/2020  | Preliminary Datasheet                                                  |  |
| 0.2     | 02/23/2021 | Preliminary Datasheet. Update Figure 18, 19                            |  |
| 1.0     | 07/12/2021 | Datasheet complete                                                     |  |
| 1.1     | 06/29/2022 | Updated Page 3 gate driver options and updated C-V curve               |  |
| 1.2     | 12/30/2022 | Added switching loss data on Electrical parameters table and Figure 14 |  |
| 2.0     | 3/17/2023  | Updated 150C Ron as tested                                             |  |